# PROCEEDINGS OF SPIE

SPIEDigitalLibrary.org/conference-proceedings-of-spie

# Design considerations for a low-noise CMOS image sensor

Ana González-Márquez, Alexandre Charlet, Alberto Villegas, Francisco Jiménez-Garrido, Fernando Medeiro, et al.

Ana González-Márquez, Alexandre Charlet, Alberto Villegas, Francisco Jiménez-Garrido, Fernando Medeiro, Rafael Domínguez-Castro, Ángel Rodríguez-Vázquez, "Design considerations for a low-noise CMOS image sensor," Proc. SPIE 9403, Image Sensors and Imaging Systems 2015, 94030P (13 March 2015); doi: 10.1117/12.2087381



Event: SPIE/IS&T Electronic Imaging, 2015, San Francisco, California, United States

# **Design Considerations for A Low-Noise CMOS Image Sensor**

Ana González-Márquez <sup>1</sup>, Alexandre Charlet <sup>1</sup>, Alberto Villegas <sup>1</sup>, Francisco Jiménez-Garrido <sup>1</sup>, Fernando Medeiro <sup>1,2</sup>, Rafael Domínguez-Castro <sup>1,2</sup>, and Angel Rodríguez-Vázquez <sup>1,2</sup>

<sup>1</sup> AnaFocus – an e2v Company

Avda Isaac Newton, Pabellón de Italia, Ático

Parque Tecnológico Isla de la Cartuja, 41092-Sevilla (SPAIN)

<sup>2</sup> IMSE-CNM/ Universidad de Sevilla and CSIC

Parque Tecnológico Isla de la Cartuja, 41092-Sevilla (SPAIN)

angel@arodri-vazquez@us.es

angel.rodriguez-vazquez@anafocus.com

# **ABSTRACT**

This paper reports a Low-Noise CMOS Image Sensor. Low-noise operation is achieved owing to the combination of a noise-enhanced pixel, the use of a two-step ADC architecture and the analysis, and the optimization thereof, of the noise contributed by the readout channel. The paper basically gathers the sensor architecture, the ADC converter architecture, the outcome of the noise analysis and some basic characterization data. The general low-noise design framework is discussed in the companion presentation.

## 1 INTRODUCTION

Among other reasons, the currently witnessed proliferation of solid-state image sensors is driven by the potential of modern CIS technologies to design systems with reduced SWaP (Size, Weight and Power), low cost, large speed and large functional capabilities and flexibility. However, until approximately the mid 90's, the expansion of CMOS imaging systems was hampered by the lower quality of their compatible photo-sensing devices as compared to CCD counterparts; i.e. images captured by earliest CMOS photo-sensors were not good enough for many industrial applications. In such a scenario CCD was the choice for imaging systems and the potential advantages of CMOS were sort of academic nuances. This drawback was attenuated with the advent of improved CMOS photo-sensors, specifically based on pinned photodiodes, and the subsequent enhancement of the quality of captured images above the feasibility thresholds required for practical applications. Once these thresholds were surpassed CMOS advantages regarding SWaP, production cost, speed and embedded functionality became unbeatable weapons at the CMOS-CCD duel. Actually, CMOS-systems cope todays more than 90% of the market of area imager sensors. CIS assets can be summarized in the following items: i) Cost; ii) Size; iii) Power Consumption; iv) Speed and v) Functional Flexibility [2]-[5].

Major CIS markets call for ever smaller pixel pitch, and ever larger spatial image resolution (number of pixels). Besides the quest of reduced pitch, other prominent CIS challenges include: a) improving the image quality through enhanced readout, signal conditioning and image enhancement circuitry; b) improving the image downloading speed through enhanced communication circuitry and; c) reducing the area, power and cost through on-chip circuit embedding. Besides technology advances, CIS enhancements are in many cases conferred by the on-chip embedded circuitry, starting with the readout channel. This paper presents a readout channel including a non-conventional, two-step analog-to-digital converter and reports a low-noise VGA (640 x 480 pixels) CIS chip based on it – called LoNIS [2] from now on.

# 2 CHIP ARCHITECTURE

Figure 1 shows the block diagram of LoNIS. It is a complete digital image sensor on a single chip integrating all the necessary elements to acquire images, digitize such images, and to transmit them to an external host via CMOS output ports or low-noise, high-speed LVDS ports. The LoNIS circuitry divides into five sections: Pixel array, Readout and conversion channel, Digital control circuitry, Communication interface, and Auxiliary on-chip blocks. LoNIS is controlled by two internal clocks, which are generated from a single external crystal reference whose frequency is scaled by using a PLL. The nominal reference external frequency is 10MHz.

# READOUT CHANNEL FUNCTIONAL DESCRIPTION

Figure 2 shows the functional block diagram of a readout channel. Each readout channel consists of two sample-and-holds (analogue memories) and a two-stage analog-to-digital converter (ADC). The A/D conversion is performed in two steps, which shortens the conversion time with respect to a single stage A/D converter, while keeping the same accuracy

Image Sensors and Imaging Systems 2015, edited by Ralf Widenhorn, Antoine Dupret, Proc. of SPIE-IS&T Electronic Imaging, SPIE Vol. 9403, 94030P · © 2015 SPIE-IS&T CCC code: 0277-786X/15/\$18 • doi: 10.1117/12.2087381

Proc. of SPIE-IS&T Vol. 9403 94030P-1

and almost the same complexity. Following the A/D conversion, data are serialized and finally sent out through the CMOS ports or the LVDS port.



Figure 1. Block diagram of the LoNIS



Figure 2. LoNIS readout channel

A the interface between the pixel array and the readout channel data from the array are stored in two analogue memories per pixel: one for the reset value (N) and the other for the signal (S+N). Once the memories are filled, its capacitors are connected to a layer of CDS circuits. The CDS layers cancel all correlated errors between (N) and (S+N). A programmable offset can be added to the first stage of the ADC. The purpose of this "coarse" offset is to avoid loss of codes (due to having negative values at the input of the ADC) and/or significant loss of DR (in case a large dark signal from pixel exhausts a significant portion of the ADC full-scale range). Figure 3 is an exemplary timing diagram showing the exposure and the row-by-row readout sequence. Each time-slot corresponds to a conversion time. Readout and conversion time is the time taken by each readout channel to sample and digitize the pixel signal. Data in line memory stays for one conversion, thus during this conversion time data is read from the pixel and it is fed to the rest of the signal path.

# A/D CONVERTER

Analog-to-Digital conversion is performed by two stages following a two-step conversion technique. Figure 4 shows the block diagram of the Analogue-to-Digital (A/D) converter used in LoNIS.



Figure 3. Sensor operation for the exposure and readout of consecutive frames

# THE A/D CONVERTER

AD conversion is performed into two-steps. Figure 4 shows a block diagram for the ADC used in LoNIS. The first ADC stage delivers 6 bits, while the second stage delivers 8 bits, resulting in a complete output word of 14 bits.



Figure 4. A/D converter block diagram

# 3 NOISE ANALYSIS: READOUT CHANNEL

Figure 5 shows the main noise contributions of the Readout channel, including three components: i) pixel; ii) line memory circuit; iii) ADC.



Figure 5. Readout channel noise contributions

## LINE MEMORY

The Line Memory noise contribution is one of the most important noise sources of the overall readout channel. Assuming that Rsw<<1/gm so that:

- thermal noise of switches is not dominant compared to thermal noise of OTA;
- settling of switches is not limiting compared to settling of OTA,

the total noise contribution of the Line memories circuitry in case the offset capacitor is connected is calculated as:

$$\begin{split} Vntot^2 &= \frac{Vnsainn^2 + g^2. \, Vnsaosn^2 + Vnsains^2 + g^2. \, Vnsaoss^2}{1^2} \\ Vntot^2 &= \frac{\alpha kT/Cin + g^2. \, \alpha kT/Cos + \alpha kT/Cin + g^2. \, \alpha kT/Cos}{1^2} \end{split}$$

Where g = Cos/Cin, K is the Boltzamm constant (1.23x10-23 J/K), and T is the temperature in Kelvin (K). The total noise contribution of the Line memories circuitry in case the **offset capacitor is not connected** (current implementation of LoNIS) is calculated as:

$$Vntot^{2} = \frac{Vnsainn^{2} + Vnsains^{2}}{1^{2}}$$

$$Vntot^{2} = \frac{\alpha kT/Cin + \alpha kT/Cin}{1^{2}}$$

The estimated and simulated values of Line Memory noise contribution are shown in Table 1.

|     |            |    |       | estimated | simulated |         |      |       |            |      |       |
|-----|------------|----|-------|-----------|-----------|---------|------|-------|------------|------|-------|
| Cin | 4          | рF | alpha | 4.00      | 1.60      | Vnsainn | 44.8 | uVrms | Vntot (Im) | 63.3 | uVrms |
| k   | 1.381E-23  |    |       |           |           |         |      |       |            |      |       |
| Т   | 90         | U  | alpha | 4.00      | 1.60      | Vnsains | 44.8 | uVrms | kT/Cin     | 35.4 | uVrms |
| kT  | 5.0151E-21 |    |       |           |           |         |      |       |            |      |       |
|     |            |    |       |           |           |         |      |       |            |      |       |
|     |            |    |       |           |           |         |      |       |            |      |       |

Table 1. Line Memory noise estimation- Cos connected

# 1<sup>ST</sup> STAGE A/D CONVERTER

It is evaluated by accumulating noise errors at the different circuit states. By so doing and assuming R<<1/gm so that:

- Thermal noise of switches is not dominant compared to thermal noise of OTA.
- Settling of switches is not limiting compared to settling of OTA.

The total noise contribution of the 1<sup>st</sup> stage A/D is given by:

$$\text{Vntot}^2 = \frac{\frac{\left( \text{g1}^2.\text{Vn0a}^2 + \text{g2}^2.\text{Vn0b}^2 + \text{Vn0c}^2 + \text{Vn1}^2 \right)}{\text{g1}^2} + \left( G - 1 \right) \cdot \frac{\left( \text{g1}^2.\text{Vn2a}^2 + \text{g2}^2.\text{Vn2b}^2 + \text{Vn1}^2 \right)}{\text{g1}^2} + \frac{\left( \text{g2}^2.\text{Vn3b}^2 + \text{Vn4}^2 \right)}{\text{g1}^2} + \left( \text{Vn3a}^2 + \text{Vn5}^2 \right)}{\text{G}^2} \\ \text{Vntot}^2 = \frac{\frac{\left( \text{g1}^2.\alpha \text{kT}/C_{11} + \text{g2}^2.\alpha \text{kT}/C_{12} + \alpha \text{kT}/C_2 \right)}{\text{g1}^2} + \left( G - 1 \right) \cdot \frac{\left( \text{g1}^2.\alpha \text{kT}/C_{11} + \text{g2}^2.\alpha \text{kT}/C_{12} + \alpha \text{kT}/C_2 \right)}{\text{g1}^2} + \frac{\left( \text{g2}^2.\alpha \text{kT}/C_{12} + \alpha \text{kT}/C_2 \right)}{\text{g1}^2} + \left( \alpha \text{kT}/C_{11} + \alpha \text{kT}/C_3 \right)}{\text{g1}^2} \\ \text{Vntot}^2 = \frac{\frac{\left( \text{g1}^2.\alpha \text{kT}/C_{11} + \text{g2}^2.\alpha \text{kT}/C_{12} + \alpha \text{kT}/C_2 \right)}{\text{g1}^2} + \left( \alpha \text{kT}/C_{11} + \alpha \text{kT}/C_3 \right)}{\text{G}^2} + \frac{\left( \text{g2}^2.\alpha \text{kT}/C_{12} + \alpha \text{kT}/C_2 \right)}{\text{g1}^2} + \left( \alpha \text{kT}/C_{11} + \alpha \text{kT}/C_3 \right)}{\text{g1}^2} \\ \text{Vntot}^2 = \frac{\frac{\left( \text{g1}^2.\alpha \text{kT}/C_{11} + \text{g2}^2.\alpha \text{kT}/C_{12} + \alpha \text{kT}/C_2 \right)}{\text{g1}^2} + \left( \alpha \text{kT}/C_{11} + \alpha \text{kT}/C_3 \right)}{\text{g2}^2} + \frac{\left( \alpha \text{kT}/C_{12} + \alpha \text{kT}/C_2 \right)}{\text{g2}^2} + \frac{\left( \alpha \text{kT}/C_{12} + \alpha \text{kT}/C_2 \right)}{\text{g2}^2} + \frac{\left( \alpha \text{kT}/C_{12} + \alpha \text{kT}/C_3 \right)}{\text{g2}^2} + \frac{\left( \alpha \text{kT}/C_3 + \alpha \text{$$

The estimated and simulated values of Line Memory noise contribution are shown in Table 2.

Table 2. Noise estimation- 1st stage A/D converter

| C11 | 150        | fF |
|-----|------------|----|
| C12 | 150        | fF |
| C2  | 300        | fF |
| C3  | 200        | fF |
| g1  | 0.5        |    |
| g2  | 0.5        |    |
| G   | 64         |    |
| k   | 1.381E-23  |    |
| Т   | 90         | С  |
| kT  | 5.0151E-21 |    |

|       | estimated simulated |      |  |  |
|-------|---------------------|------|--|--|
|       |                     |      |  |  |
| alpha | 5.0                 | 1.51 |  |  |
| alpha | 5.0                 | 1.46 |  |  |
| alpha | 3.0                 | 1.75 |  |  |
| alpha | 5.0                 | 2.06 |  |  |
| alpha | 5.0                 | 1.54 |  |  |
| alpha | 5.0                 | 1.62 |  |  |
| alpha | 3.0                 | 1.45 |  |  |
| alpha | 3.0                 | 1.52 |  |  |
| alpha | 3.0                 | 2.17 |  |  |
| alpha | 7.0                 | 5.78 |  |  |

| Vn0a | 224.7 | uVrms |
|------|-------|-------|
| Vn0b | 220.9 | uVrms |
| Vn0c | 171.0 | uVrms |
| Vn1  | 185.6 | uVrms |
| Vn2a | 226.9 | uVrms |
| Vn2b | 232.7 | uVrms |
| Vn3a | 220.2 | uVrms |
| Vn3b | 225.4 | uVrms |
| Vn4  | 190.5 | uVrms |
| Vn5  | 380.7 | uVrms |

| 1.Vn0a       | 224.7 | uVrms |
|--------------|-------|-------|
| (g2/g1).Vn0b | 220.9 | uVrms |
| (1/g1).Vn0c  | 342.1 | uVrms |
| (1/g1).Vn1   | 371.1 | uVrms |
| 1.Vn2a       | 226.9 | uVrms |
| (g2/g1).Vn2b | 232.7 | uVrms |
| 1.Vn3a       | 220.2 | uVrms |
| (g2/g1).Vn3b | 225.4 | uVrms |
| (1/g1).Vn4   | 380.9 | uVrms |
| 1.Vn5        | 380.7 | uVrms |

| Vntot  | 62.4  | uVrms |  |  |
|--------|-------|-------|--|--|
|        |       |       |  |  |
| kT/C11 | 182.8 | uVrms |  |  |
| kT/C12 | 182.8 | uVrms |  |  |
| kT/C2  | 129.3 | uVrms |  |  |
| kT/C3  | 158.4 | uVrms |  |  |
|        |       |       |  |  |

# 4 OPTICAL PERFORMANCE RESULTS

#### SUMMARY OF RESULTS

The optical performance has been measured on 3 devices. A summary of the results at ~33°C under the operation of rolling shutter, 60fps and PWC trigger is shown in Table 3. Whenever applicable, the symbol or acronym used in EMVA Standard 1288 is displayed for guidance.

Table 3. – Optical performance<sup>(1)</sup> in rolling-shutter operation

|                                                            | EMVA 1288 symbol     | DUT1                | DUT 7  | DUT 8  | Mean   | Std Dev | UNITS                    |
|------------------------------------------------------------|----------------------|---------------------|--------|--------|--------|---------|--------------------------|
| Dynamic Range (LoNIS SoW)                                  | DR                   | 78.05               | 76.27  | 79.16  | 77.83  | 1.46    | dB                       |
| Dynamic Range (EMVA)                                       | DR <sub>1288</sub>   | 75.03               | 73.88  | 76.14  | 75.02  | 1.13    | dB                       |
| Signal-to-Noise Ratio                                      | SNR <sub>max</sub>   | 41.00               | 41.01  | 40.92  | 40.98  | 0.05    | dB                       |
| Dark-Signal Non-Uniformity                                 | DSNU <sub>1288</sub> | 0.51                | 0.68   | 0.57   | 0.587  | 0.085   | e-                       |
| Photo-Response Non-Uniformity                              | PRNU                 | 0.99 <sup>(2)</sup> | 0.41   | 0.43   | 0.420  | 0.008   | %                        |
| Vertical Fixed-Pattern Noise (dark) VFPN <sub>dark</sub>   | -                    | 0.003               | 0.004  | 0.003  | 0.003  | 0.001   | %FS                      |
| Horizontal Fixed-Pattern Noise (dark) HFPN <sub>dark</sub> | -                    | 0.0013              | 0.0006 | 0.0007 | 0.0009 | 0.0004  | %FS                      |
| Temporal Noise (dark)                                      | $\sigma_{y.dark}$    | 2.04                | 2.50   | 1.79   | 2.11   | 0.36    | DN                       |
| Noise-Equivalent Electrons (NEE <sub>e</sub> )             | -                    | 1.64                | 2.03   | 1.43   | 1.70   | 0.30    | e-                       |
| Overall system gain (or conversion gain)                   | K                    | 1.24                | 1.23   | 1.23   | 1.23   | 0.01    | DN/e                     |
| Saturation Level                                           | $\mu_{\text{y.sat}}$ | 15715               | 15510  | 15549  | 15591  | 108.8   | DN                       |
| Dark Level                                                 | $\mu_{y.dark}$       | 117                 | 119    | 116    | 117    | 1.4     | DN                       |
| Saturation capacity                                        | $\mu_{e.sat}$        | 12579               | 12513  | 12547  | 12546  | 33      | e-                       |
| Full-Well Capacity                                         | FWC                  | 13213               | 13320  | 13320  | 13285  | 62      | e-                       |
| Linearity Error                                            | LE                   | 0.76                | 0.70   | 0.80   | 0.75   | 0.05    | %                        |
| Responsivity (at 550nm)                                    | R                    | 2.6E+6              | 2.4E+6 | 2.4E+6 | 2.5E+6 | 69.9E+3 | DN/(uJ/cm <sup>2</sup> ) |
| Fill-Factor x Quantum Efficiency (for averaged K)          | η                    | 74.9                | 71.4   | 71.4   | 72.57  | 2.02    | %                        |
| Junction Temperature                                       | Т                    | 33.5                | 33.4   | 33.3   | 33.4   | 0.1     | degC                     |

<sup>(1)</sup> Results after HFPN and VFPN calibration & correction and readout channel linearization

<sup>(2)</sup> PRNU in sample DUT1 is pessimistic. DUTs used for these measurements are prototypes without glass lids, and the sensing area can be dirty and cannot be cleaned without risking of damaging the units. PRNU on samples DUT7 and 8, which are cleaner, are below 0.5%.

For completeness, results without calibration/correction obtained from raw images are compiled in Table 4. It can be seen that calibration and correction improves DSNU and H/VFPN while keeping the remaining figures nearly unaffected. Differences in the dark level between corrected and raw results are justified by the particular setting of the calibration correction algorithm, but they can be avoided if required.

#### SPECTRAL RESPONSE

Figure 6 shows the spectral dependence of the Responsivity and Fill-Factor Quantum Efficiency of the 3 samples tested. Note that among the samples tested, DUT1 shows a higher responsivity above red (650nm) and in the IR (accompanied of an increase in FFxQE at these wavelengths). The origin of this discrepancy is still unclear, although it could be due to that fact that the first part board displayed an unexpected current sink caused by a wrong assembly so that its results are not 100% reliable. Further devices must be characterized to assessing these effects.

|                                                            | EMVA 1288 symbol     | DUT1                | DUT 7  | DUT 8  | Mean   | Std Dev | UNITS |
|------------------------------------------------------------|----------------------|---------------------|--------|--------|--------|---------|-------|
| Dynamic Range (LoNIS SoW)                                  | DR                   | 77.23               | 76.78  | 79.76  | 77.92  | 1.61    | dB    |
| Dynamic Range (EMVA)                                       | DR <sub>1288</sub>   | 74.34               | 74.22  | 76.51  | 75.02  | 1.29    | dB    |
| Signal-to-Noise Ratio                                      | SNR <sub>max</sub>   | 40.83               | 41.02  | 40.93  | 40.93  | 0.10    | dB    |
| Dark-Signal Non-Uniformity                                 | DSNU <sub>1288</sub> | 2.45                | 2.52   | 2.48   | 2.483  | 0.035   | e-    |
| Photo-Response Non-Uniformity                              | PRNU                 | 1.00 <sup>(2)</sup> | 0.41   | 0.42   | 0.418  | 0.005   | %     |
| Vertical Fixed-Pattern Noise (dark) VFPN <sub>dark</sub>   | -                    | 0.020               | 0.019  | 0.019  | 0.019  | 0.001   | %FS   |
| Horizontal Fixed-Pattern Noise (dark) HFPN <sub>dark</sub> | -                    | 0.0020              | 0.0011 | 0.0000 | 0.0010 | 0.0010  | %FS   |
| Temporal Noise (dark)                                      | $\sigma_{y.dark}$    | 2.25                | 2.37   | 1.68   | 2.10   | 0.37    | DN    |
| Noise-Equivalent Electrons (NEE <sub>e</sub> )             | -                    | 1.80                | 1.91   | 1.35   | 1.69   | 0.29    | e-    |
| Overall system gain (or conversion gain)                   | К                    | 1.25                | 1.24   | 1.24   | 1.24   | 0.01    | DN/e  |
| Saturation Level                                           | $\mu_{y.sat}$        | 15126               | 15428  | 15470  | 15341  | 187.7   | DN    |
| Dark Level                                                 | μ <sub>y.dark</sub>  | 19                  | 17     | 20     | 19     | 1.6     | DN    |
| Saturation capacity                                        | μ <sub>e.sat</sub>   | 12085               | 12428  | 12460  | 12324  | 208     | e-    |
| Full-Well Capacity                                         | FWC                  | 13107               | 13213  | 13213  | 13178  | 61      | e-    |
| Linearity Error                                            | LE                   | 0.77                | 0.70   | 0.80   | 0.76   | 0.05    | %     |

Table 4. Optical performance in rolling-shutter operation (raw images)



Figure 6. Responsivity (left) and FFxQE (right) as a function of wavelength

# 5 ACKNOWLEDGMENTS

The work of Prof. Rodríguez-Vázquez has been partially supported by the following grants: i) project SMART-CIS3D of the Junta de Andalucía, Consejería de Economía, Innovación, Ciencia y Empleo (CEICE), grant TIC 2012-2338; project HCELLVIS of the Office of Naval Research (USA) ONR, grant No. N000141410355

#### REFERENCES

- [1] Yole Development. http://www.yole.fr/.
- [2] AnaFocus Ltd. http://www.anafocus.com/.
- [3] Proc. of Image Sensors and Imaging Systems 2014. SPIE Electronic Imaging 2014. San Francisco, February 2014.
- [4] Proc. of Image Sensors 2014. London, March 2014.
- [5] Proc. 2013 Image Sensing Workshop. Salt-Lake City, June 201